Subrahmanyam / Birtwistle | VLSI Specification, Verification and Synthesis | Buch | 978-1-4612-9197-8 | sack.de

Buch, Englisch, Band 35, 404 Seiten, Format (B × H): 155 mm x 235 mm, Gewicht: 633 g

Reihe: The Springer International Series in Engineering and Computer Science

Subrahmanyam / Birtwistle

VLSI Specification, Verification and Synthesis


1988
ISBN: 978-1-4612-9197-8
Verlag: Springer US

Buch, Englisch, Band 35, 404 Seiten, Format (B × H): 155 mm x 235 mm, Gewicht: 633 g

Reihe: The Springer International Series in Engineering and Computer Science

ISBN: 978-1-4612-9197-8
Verlag: Springer US


VLSI Specification, Verification and Synthesis Proceedings of a workshop held in Calgary from 12-16 January 1987. The collection of papers in this book represents some of the discussions and presentations at a workshop on hardware verification held in Calgary, January 12-16 1987. The thrust of the workshop was to give the floor to a few leading researchers involved in the use of formal approaches to VLSI design, and provide them ample time to develop not only their latest ideas but also the evolution of these ideas. In contrast to simulation, where the objective is to assist in detecting errors in system behavior in the case of some selected inputs, the intent of hardware verification is to formally prove that a chip design meets a specification of its intended behavior (for all acceptable inputs). There are several important applications where formal verification of designs may be argued to be cost-effective. Examples include hardware components used in "safety critical" applications such as flight control, industrial plants, and medical life-support systems (such as pacemakers). The problems are of such magnitude in certain defense applications that the UK Ministry of Defense feels it cannot rely on commercial chips and has embarked on a program of producing formally verified chips to its own specification. Hospital, civil aviation, and transport boards in the UK will also use these chips. A second application domain for verification is afforded by industry where specific chips may be used in high volume or be remotely placed.

Subrahmanyam / Birtwistle VLSI Specification, Verification and Synthesis jetzt bestellen!

Zielgruppe


Research

Weitere Infos & Material


1 Implementing Safety Critical Systems: The VIPER Microprocessor.- 2 A Proof of Correctness of the VIPER Microprocessors: The First Level.- 3 HOL: A Proof Generating System for Higher-Order Logic.- 4 Formal Verification and Implementation of a Microprocessor.- 5 Toward a Framework for Dealing with System Timing in Very High Level Silicon Compilers.- 6 BIDS: A Method for Specifying Bidirectional Hardware Devices.- 7 Hardware Verification in the Interactive VHDL Workstation.- 8 Contextual Constraints for Design and Verification.- 9 Abstraction Mechanisms for Hardware Verification.- 10 Formal Validation of an Integrated Circuit Design Style.- 11 A Compositional Model of MOS Circuits.- 12 A Tactical Framework for Hardware Design.- 13 Verification of Asynchronous Circuits: Behaviors, Constraints, and Specifications.



Ihre Fragen, Wünsche oder Anmerkungen
Vorname*
Nachname*
Ihre E-Mail-Adresse*
Kundennr.
Ihre Nachricht*
Lediglich mit * gekennzeichnete Felder sind Pflichtfelder.
Wenn Sie die im Kontaktformular eingegebenen Daten durch Klick auf den nachfolgenden Button übersenden, erklären Sie sich damit einverstanden, dass wir Ihr Angaben für die Beantwortung Ihrer Anfrage verwenden. Selbstverständlich werden Ihre Daten vertraulich behandelt und nicht an Dritte weitergegeben. Sie können der Verwendung Ihrer Daten jederzeit widersprechen. Das Datenhandling bei Sack Fachmedien erklären wir Ihnen in unserer Datenschutzerklärung.