E-Book, Englisch, 271 Seiten, eBook
Reis / Cao / Wirth Circuit Design for Reliability
2015
ISBN: 978-1-4614-4078-9
Verlag: Springer US
Format: PDF
Kopierschutz: 1 - PDF Watermark
E-Book, Englisch, 271 Seiten, eBook
ISBN: 978-1-4614-4078-9
Verlag: Springer US
Format: PDF
Kopierschutz: 1 - PDF Watermark
This book presents physical understanding, modeling and simulation, on-chip characterization, layout solutions, and design techniques that are effective to enhance the reliability of various circuit units. The authors provide readers with techniques for state of the art and future technologies, ranging from technology modeling, fault detection and analysis, circuit hardening, and reliability management.
Zielgruppe
Research
Autoren/Hrsg.
Weitere Infos & Material
Introduction.- Recent Trends in Bias Temperature Instability.- Charge trapping phenomena in MOSFETS: From Noise to Bias Temperature Instability.- Atomistic Simulations on Reliability.- On-chip characterization of statistical device degradation.- Circuit Resilience Roadmap.- Layout Aware Electromigration Analysis of Power/Ground Networks.- Power-Gating for Leakage Control and Beyond.- Soft Error Rate and Fault Tolerance Techniques for FPGAs.- Low Power Robust FinFET-based SRAM Design in Scaled Technologies.- Variability-Aware Clock Design.




