Buch, Englisch, 202 Seiten, Previously published in hardcover, Format (B × H): 155 mm x 235 mm, Gewicht: 3577 g
Reihe: Embedded Systems
Architectures, Methodologies and Trade-offs
Buch, Englisch, 202 Seiten, Previously published in hardcover, Format (B × H): 155 mm x 235 mm, Gewicht: 3577 g
Reihe: Embedded Systems
ISBN: 978-3-319-81196-3
Verlag: Springer International Publishing
This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.
Zielgruppe
Research
Autoren/Hrsg.
Fachgebiete
- Mathematik | Informatik EDV | Informatik Technische Informatik Eingebettete Systeme
- Technische Wissenschaften Elektronik | Nachrichtentechnik Elektronik Mikroprozessoren
- Technische Wissenschaften Elektronik | Nachrichtentechnik Elektronik Bauelemente, Schaltkreise
- Mathematik | Informatik EDV | Informatik Technische Informatik Hochleistungsrechnen, Supercomputer
Weitere Infos & Material
Introduction.-
Reconfigurable Real-Time Memory Controller Architecture.- Memory Patterns.- Cycle-Accurate
SDRAM Power Modeling.- Power/Performance Trade-Offs.- Conservative Open-Page
Policy.- Reconfiguration.- Related Work.-
Conclusions and Future Work.- Appendix A: ILP Problem Formation.- Appendix
B: Memory Specifications.- Appendix C: Code Listings.- Appendix D: List of
Acronyms.- Appendix E: List of Symbols.