Buch, Englisch, 264 Seiten, Format (B × H): 156 mm x 234 mm, Gewicht: 454 g
Buch, Englisch, 264 Seiten, Format (B × H): 156 mm x 234 mm, Gewicht: 454 g
Reihe: Devices, Circuits, and Systems
ISBN: 978-1-138-07577-1
Verlag: Taylor & Francis Ltd
- Overviews semiconductor industry test challenges and the need for SDD testing, including basic concepts and introductory material
- Describes algorithmic solutions incorporated in commercial tools from Mentor Graphics
- Reviews SDD testing based on "alternative methods" that explores new metrics, top-off ATPG, and circuit topology-based solutions
- Highlights the advantages and disadvantages of a diverse set of metrics, and identifies scope for improvement
Written from the triple viewpoint of university researchers, EDA tool developers, and chip designers and tool users, this book is the first of its kind to address all aspects of SDD testing from such a diverse perspective. The book is designed as a one-stop reference for current industrial practices, research challenges in the domain of SDD testing, and recent developments in SDD solutions.
Zielgruppe
Graduate students in electrical and computer engineering, as well as academic and industrial researchers in small delay fault testing and quality ilnprovement. Engineers in the semiconductor industry who deal with real-chip design and manufacture.
Autoren/Hrsg.
Fachgebiete
- Technische Wissenschaften Maschinenbau | Werkstoffkunde Maschinenbau Mechatronik, Mikrosysteme (MEMS), Nanosysteme
- Technische Wissenschaften Elektronik | Nachrichtentechnik Elektronik Bauelemente, Schaltkreise
- Technische Wissenschaften Technik Allgemein Nanotechnologie
- Technische Wissenschaften Energietechnik | Elektrotechnik Elektrotechnik
Weitere Infos & Material
Fundamentals of Small-Delay Defect Testing. Timing-Aware ATPG: K Longest Paths. Timing-Aware ATPG. Faster-than-At-Speed: Faster-than-at-Speed Test for Screening Small-Delay Defects. Circuit Path Grading Considering Layout, Process Variations, and Cross Talk. Alternative Methods: Output Deviations-Based SDD Testing. Hybrid/Top-off Test Pattern Generation Schemes for Small-Delay Defects. Circuit Topology-Based Test Pattern Generation for Small-Delay Defects. SDD Metrics: Small-Delay Defect Coverage Metrics. Conclusion. References.