Design Methodology, Analysis, and Implementation
E-Book, Englisch, 208 Seiten, eBook
Reihe: Analog Circuits and Signal Processing
ISBN: 978-1-4020-5928-5
Verlag: Springer Netherland
Format: PDF
Kopierschutz: 1 - PDF Watermark
In
CMOS Single Chip Fast Frequency Hopping Synthesizers for Wireless Multi-Gigahertz Applications
, the authors outline detailed design methodology for fast frequency hopping synthesizers for RF and wireless communications applications. Great emphasis on fractional-N delta-sigma based phase locked loops from specifications, system analysis and architecture planning to circuit design and silicon implementation.
The book describes an efficient design and characterization methodology that has been developed to study loop trade-offs in both open and close loop modelling techniques. This is based on a simulation platform that incorporates both behavioral models and measured/simulated sub-blocks of the chosen frequency synthesizer. The platform predicts accurately the phase noise, spurious and switching performance of the final design. Therefore excellent phase noise and spurious performance can be achieved while meeting all the specified requirements. The design methodology reduces the need for silicon re-spin enabling circuit designers to directly meet cost, performance and schedule milestones.The developed knowledge and techniques have been used in the successful design and implementation of two high speed multi-modefractional-N frequency synthesizers for the IEEE 801.11a/b/g standards. Both synthesizer designs are described in details.
Zielgruppe
Research
Autoren/Hrsg.
Weitere Infos & Material
Wireless Communication Systems.- Phase-Locked Loop Frequency Synthesizers.- System Simulation of ?-?-Based Fractional-N Synthesizers.- Multimode ?-?-Based Fractional-N Frequency Synthesizer.- Improved Performance Fractional-N Frequency Synthesizer.- Conclusion And Further Work.