RISC System/6000 PowerPC System Architecture | Buch | 978-1-55860-344-8 | sack.de

Buch, Englisch, 320 Seiten, Format (B × H): 195 mm x 242 mm, Gewicht: 816 g

RISC System/6000 PowerPC System Architecture

Buch, Englisch, 320 Seiten, Format (B × H): 195 mm x 242 mm, Gewicht: 816 g

ISBN: 978-1-55860-344-8
Verlag: Elsevier Science


Offers support for a wide range of products for the RISC System/6000
product line and AIX operating system, including Uni-processor (UP) and
Symmetric Multiple Processor (SMP) systems. Provides important information
for building many system features such as memory controllers with caches
and bus-to-bus bridges. RISC System/ 6000 PowerPC System Architecture
defines an architecture that allows each operating system--in particular,
the AIX operating system--to run unchanged on all systems that comply with
this architecture. It provides a consistent software interface across a
broad range of system implementations and offers all hardware/software
dependencies necessary for a successful system identification,
configuration and performance tuning process.

An important reference for all programmers and product development
engineers who are developing software and hardware products for the
RISC/System 6000 PowerPC systems. Also useful for system programmers
involved in operating system design, system integrators building products
and parts for the system family, and anyone interested in porting other
operating systems to the RISC System/6000 family.
RISC System/6000 PowerPC System Architecture jetzt bestellen!

Weitere Infos & Material


Chapter 1 Introduction

Chapter 2 PowerPC Processor Architecture

Chapter 3 Architected system Memory Map

Chapter 4 Bring-Up and Configuration Architecture

Chapter 5 NVRAM Contents and Mapping

Chapter 6 Bus Unit Controller (BUC) Architecture

Chapter 7 IOCC Architecture

Chapter 8 System Resources

Chapter 9 External Interrupt Architecture

Chapter 10 System Exception Processing

Chapter 11 System Bus Architecture

Chapter 12 Bring-Up Function and IPLCB

Chapter 13 Vital Product Data (VPI)

Chapter 14 AIX Based Diagnostics Requirements

Appendix A Processor Dependencies

Appendix B Standard I/O Interface

Appendix C Target Market Categories

Appendix D Memory Controller Example

Appendix E System Exception Implementation Examples

Appendix F IPLCB Example

Appendix G AIX Dependencies on the IPLCB

Appendix H AIX Command and Event Indicators

Appendix I Power IOCC Arch. vs PowerPC IOCC Architecture

Appendix J 32/64 Bit BUC Arch. Differences & Considerations

Appendix K Big-Endian and Little-Endian Tutorial


Ihre Fragen, Wünsche oder Anmerkungen
Vorname*
Nachname*
Ihre E-Mail-Adresse*
Kundennr.
Ihre Nachricht*
Lediglich mit * gekennzeichnete Felder sind Pflichtfelder.
Wenn Sie die im Kontaktformular eingegebenen Daten durch Klick auf den nachfolgenden Button übersenden, erklären Sie sich damit einverstanden, dass wir Ihr Angaben für die Beantwortung Ihrer Anfrage verwenden. Selbstverständlich werden Ihre Daten vertraulich behandelt und nicht an Dritte weitergegeben. Sie können der Verwendung Ihrer Daten jederzeit widersprechen. Das Datenhandling bei Sack Fachmedien erklären wir Ihnen in unserer Datenschutzerklärung.