Buch, Englisch, 160 Seiten, Format (B × H): 156 mm x 234 mm, Gewicht: 404 g
Buch, Englisch, 160 Seiten, Format (B × H): 156 mm x 234 mm, Gewicht: 404 g
ISBN: 978-1-032-39285-1
Verlag: CRC Press
The book:
- Discusses advanced MOS devices and their circuit design for energy- efficient systems on chips (SoCs)
- Covers MOS devices, materials, and related semiconductor transistor technologies for the next-generation ultra-low-power applications
- Examines the use of field-effect transistors for biosensing circuit applications and covers reliability design considerations and compact modeling of advanced low-power MOS transistors
- Includes research problem statements with specifications and commercially available industry data in the appendix
- Presents Verilog-A model-based simulations for circuit analysis
The volume provides detailed discussions of DC and analog/RF characteristics, effects of trap-assisted tunneling (TAT) for reliability analysis, spacer-underlap engineering methodology, doping profile analysis, and work-function techniques. It further covers novel MOS devices including FinFET, Graphene field-effect transistor, Tunnel FETS, and Flash memory devices. It will serve as an ideal design book for senior undergraduate students, graduate students, and academic researchers in the fields including electrical engineering, electronics and communication engineering, computer engineering, materials science, nanoscience, and nanotechnology.
Zielgruppe
Postgraduate and Undergraduate Advanced
Autoren/Hrsg.
Fachgebiete
- Technische Wissenschaften Technik Allgemein Nanotechnologie
- Technische Wissenschaften Elektronik | Nachrichtentechnik Elektronik
- Technische Wissenschaften Energietechnik | Elektrotechnik Elektrotechnik
- Technische Wissenschaften Maschinenbau | Werkstoffkunde Technische Mechanik | Werkstoffkunde
- Technische Wissenschaften Maschinenbau | Werkstoffkunde Maschinenbau Mechatronik, Mikrosysteme (MEMS), Nanosysteme
Weitere Infos & Material
Chapter 1
An Overview of DC/RF Performance of Nanosheet Field Effect Transistor for Future Low Power Applications
Arun A V, Sajeesh M, Jobymol Jacob, J Ajayan
Chapter 2
Device Design and Analysis of 3D SCwRD Cylindrical (Cyl) Gate-All-Around (GAA) Tunnel FET using Split-Channel and spacer Engineering
Ankur Beohar, Seema Tiwari, Kavita Khare, Santosh Kumar Vishvakarma
Chapter 3
Investigation of High-K Dielectrics for Single and Multi-Gate FETs
Sresta Valasa, Shubham Tayal, Laxman Raju Thoutam
Chapter 4
Measurement of Back Gate Biasing For Ultra Low Power Subthreshold Logic in FinFET Device
Ajay Kumar Dadoria, Uday Panwar, Narendra Kumar Garg
Chapter 5
Compact Analytical Model for Graphene Field Effect Transistor: Drift-Diffusion Approac
Abhishek Kumar Upadhyay1, Siromani Balmukund Rahi, Billel
Chapter 6
Design of CNTFET-Based Ternary Logic Flip-Flop and Counter Circuits using Unary Operators
Trapti Sharma
Chapter 7
NOVEL RADIATION HARDENED LOW POWER 12 TRANSISTORS SRAM CELL FOR AEROSPACE APPLICATION
Vancha sharath reddy, Arjun singh yadav, Soumya sengupta
Chapter 8
Nanoscale CMOS Static Random Access Memory (SRAM) Design: Trends and Challenges
Sunanda Ambulkar, Jeetendra Kumar Mishra
Chapter 9
Variants based Gate Modification (VGM) technique for reducing leakage power and short channel effect in DSM circuits
Uday Panwar, Ajay Kumar Dadoria
Chapter 10
A Novel Approach for High Speed and low Power by using Nano-VLSI Interconnects
Narendra Kumar Garg, Vivek Singh Kushwah, Ajay Kumar Dadoria